But variation in parameter will play an important role in this adiabatic technique. This parameter variation will analyze the energy consumption by using TSPICE simulations.
We will compare conventional CMOS logic for inverter and 2:1 multiplexer circuits with two logic families, ECRL (Efficient Charge Recovery Logic) and PFAL (Positive Feedback Adiabatic Logic) during analysis of the energy consumption. The adiabatic technique is very useful for the low power application in specified frequency range.
Title: Adiabatic Technique for Energy Efficient Logic Circuits Design
Requirements:
LANGUAGE: VHDL
Tools:
ModelSim XE III 6.4b for Simulation.
Xilinx ISE 10.1 for Synthesis.